index
:
slackcoder/qemu
master
QEMU is a generic and open source machine & userspace emulator and virtualizer
Mirror
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-arm
/
helper.c
Age
Commit message (
Expand
)
Author
2015-04-01
target-arm: Store SPSR_EL1 state in banked_spsr[1] (SPSR_svc)
Peter Maydell
2015-03-16
target-arm: Ignore low bit of PC in M-profile exception return
Peter Maydell
2015-03-16
target-arm: get_phys_addr_lpae: more xn control
Andrew Jones
2015-03-16
target-arm: fix get_phys_addr_v6/SCTLR_AFE access check
Andrew Jones
2015-03-16
target-arm: convert check_ap to ap_to_rw_prot
Andrew Jones
2015-02-13
target-arm: Add 32/64-bit register sync
Greg Bellows
2015-02-05
target-arm: fix for exponent comparison in recpe_f64
Ildar Isaev
2015-02-05
target-arm: Fix brace style in reindented code
Peter Maydell
2015-02-05
target-arm: Reindent ancient page-table-walk code
Peter Maydell
2015-02-05
target-arm: Use mmu_idx in get_phys_addr()
Peter Maydell
2015-02-05
target-arm: Pass mmu_idx to get_phys_addr()
Peter Maydell
2015-02-05
target-arm: Split AArch64 cases out of ats_write()
Peter Maydell
2015-02-05
target-arm: Define correct mmu_idx values and pass them in TB flags
Peter Maydell
2015-02-05
target-arm: Add checks that cpreg raw accesses are handled
Peter Maydell
2015-02-05
target-arm: Split NO_MIGRATE into ALIAS and NO_RAW
Peter Maydell
2015-02-05
target-arm: Add missing SP_ELx register definition
Greg Bellows
2015-02-05
target-arm: Add extended RVBAR support
Greg Bellows
2015-02-05
target-arm: Fix RVBAR_EL1 register encoding
Greg Bellows
2015-01-15
target-arm: Fix typo in comment (seperately -> separately)
Stefan Weil
2014-12-22
target-arm: Merge EL3 CP15 register lists
Greg Bellows
2014-12-11
target-arm: make MAIR0/1 banked
Greg Bellows
2014-12-11
target-arm: make c13 cp regs banked (FCSEIDR, ...)
Fabian Aggeler
2014-12-11
target-arm: make VBAR banked
Greg Bellows
2014-12-11
target-arm: make PAR banked
Fabian Aggeler
2014-12-11
target-arm: make IFAR/DFAR banked
Fabian Aggeler
2014-12-11
target-arm: make DFSR banked
Fabian Aggeler
2014-12-11
target-arm: make IFSR banked
Fabian Aggeler
2014-12-11
target-arm: make DACR banked
Fabian Aggeler
2014-12-11
target-arm: make TTBCR banked
Fabian Aggeler
2014-12-11
target-arm: make TTBR0/1 banked
Fabian Aggeler
2014-12-11
target-arm: make CSSELR banked
Fabian Aggeler
2014-12-11
target-arm: respect SCR.FW, SCR.AW and SCTLR.NMFI
Fabian Aggeler
2014-12-11
target-arm: add SCTLR_EL3 and make SCTLR banked
Fabian Aggeler
2014-12-11
target-arm: add MVBAR support
Fabian Aggeler
2014-12-11
target-arm: add SDER definition
Greg Bellows
2014-12-11
target-arm: add NSACR register
Fabian Aggeler
2014-12-11
target-arm: implement IRQ/FIQ routing to Monitor mode
Fabian Aggeler
2014-12-11
target-arm: move AArch32 SCR into security reglist
Fabian Aggeler
2014-12-11
target-arm: insert AArch32 cpregs twice into hashtable
Fabian Aggeler
2014-12-11
target-arm: add secure state bit to CPREG hash
Peter Maydell
2014-12-11
target-arm: add async excp target_el function
Greg Bellows
2014-11-17
target-arm: handle address translations that start at level 3
Peter Maydell
2014-10-24
target-arm: A32: Emulate the SMC instruction
Fabian Aggeler
2014-10-24
target-arm: rename arm_current_pl to arm_current_el
Greg Bellows
2014-10-24
target-arm: reject switching to monitor mode
Sergey Fedorov
2014-10-24
target-arm: Correct sense of the DCZID DZP bit
Peter Maydell
2014-10-24
target-arm: add emulation of PSCI calls for system emulation
Rob Herring
2014-10-24
target-arm: do not set do_interrupt handlers for ARM and AArch64 user modes
Rob Herring
2014-09-29
target-arm: Add support for VIRQ and VFIQ
Edgar E. Iglesias
2014-09-29
target-arm: Add IRQ and FIQ routing to EL2 and 3
Edgar E. Iglesias
[next]