index
:
slackcoder/qemu
master
QEMU is a generic and open source machine & userspace emulator and virtualizer
Mirror
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
tcg
/
ppc
Age
Commit message (
Expand
)
Author
2012-05-27
tcg/ppc: Handle _CALL_DARWIN being undefined on Darwin
Andreas Färber
2012-05-09
tcg/ppc: Fix CONFIG_TCG_PASS_AREG0 mode
Andreas Färber
2012-05-09
tcg/ppc: Clobber r5 for 64-bit qemu_ld
Andreas Färber
2012-05-09
tcg/ppc: Don't hardcode register numbers
Andreas Färber
2012-05-09
tcg/ppc: Do not overwrite lower address word on Darwin and AIX
Andreas Färber
2012-05-03
Bail out if CONFIG_TCG_PASS_AREG0 is defined
malc
2012-03-18
softmmu templates: optionally pass CPUState to memory access functions
Blue Swirl
2012-03-18
i386: Remove REGPARM
Blue Swirl
2012-03-14
Rename CPUState -> CPUArchState
Andreas Färber
2011-11-14
tcg: Use TCGReg for standard tcg-target entry points.
Richard Henderson
2011-11-14
tcg: Standardize on TCGReg as the enum for hard registers
Richard Henderson
2011-10-31
tcg: TCG targets may define tcg_qemu_tb_exec
Stefan Weil
2011-10-01
tcg: Don't declare TCG_TARGET_REG_BITS in tcg-target.h
Stefan Weil
2011-09-01
tcg/ppc/tcg-target.c: Avoid 'set but not used' gcc warnings
Peter Maydell
2011-08-22
tcg/ppc32: implement deposit_i32
malc
2011-08-21
tcg: Always define all of the TCGOpcode enum members.
Richard Henderson
2011-06-28
TCG/PPC: use stack for TCG temps
Blue Swirl
2011-06-28
tcg/ppc: Remove tcg_out_addi
malc
2011-06-26
Delegate setup of TCG temporaries to targets
Blue Swirl
2011-06-26
cpu-exec.c: avoid AREG0 use
Blue Swirl
2010-08-15
TCG: Fix Darwin/ppc calling convention recognition
Andreas Färber
2010-06-29
tcg-ppc: Conditionally reserve TCG_GUEST_BASE_REG.
Richard Henderson
2010-06-09
tcg: Make some tcg-target.c routines static.
Richard Henderson
2010-06-09
tcg: Add TYPE parameter to tcg_out_mov.
Richard Henderson
2010-04-18
tcg/ppc: Remove redundant comparison from brcond2
malc
2010-04-17
tcg/ppc: Fix signed versions of brcond2
malc
2010-04-06
tcg/ppc: Fix typo
malc
2010-04-06
tcg/ppc: Implment bswap16/32
malc
2010-04-05
tcg/ppc: Implement eqv, nand and nor
malc
2010-04-05
Split TLB addend and target_phys_addr_t
Paul Brook
2010-04-04
tcg/ppc: Fix not_i32
malc
2010-03-26
tcg: Disambiguate qemu_ld32u with 32-bit and 64-bit outputs.
Richard Henderson
2010-03-26
tcg: Allow target-specific implementation of NOR.
Richard Henderson
2010-03-26
tcg: Allow target-specific implementation of NAND.
Richard Henderson
2010-03-26
tcg: Allow target-specific implementation of EQV.
Richard Henderson
2010-03-26
tcg: Use TCGCond where appropriate.
Richard Henderson
2010-03-26
tcg: Name the opcode enumeration.
Richard Henderson
2010-03-26
remove remaining occurrences AREG[1-9] and TCG_AREG[1-9]
Paolo Bonzini
2010-03-13
tcg/ppc[64]: Only define addend load helpers in softmmu case
malc
2010-02-27
tcg/ppc: Fix right rotation
malc
2010-02-23
tcg/ppc: Fix typo
malc
2010-02-22
tcg/ppc: Implement some of the optional ops
malc
2010-02-22
tcg: fix build on 32-bit hppa, ppc and sparc hosts
Jay Foad
2010-02-20
tcg: Add comments for all optional instructions not implemented.
Richard Henderson
2010-02-20
tcg/ppc: Consistently use calling convention selection macros
malc
2010-02-20
Use ppc host calling convention definitions to set TCG_TARGET_CALL_{ALIGN_ARG...
Juergen Lock
2010-02-07
tcg/ppc32: proper setcond implementation
malc
2010-02-07
tcg/ppc32: implement setcond[2]
malc
2009-09-27
tcg/ppc: always use tcg_out_call
malc
2009-09-06
When targeting PPU use rlwinm instead of andi. if possible
malc
[next]