aboutsummaryrefslogtreecommitdiff
path: root/target/riscv/gdbstub.c
AgeCommit message (Expand)Author
2022-09-27target/riscv: Check the correct exception cause in vector GDB stubFrank Chang
2022-09-27target/riscv: remove fflags, frm, and fcsr from riscv-*-fpu.xmlAndrew Burgess
2022-02-16target/riscv: correct "code should not be reached" for x-rv128Frédéric Pétrot
2022-01-21target/riscv: Use gdb xml according to max mxlenLIU Zhiwei
2022-01-08target/riscv: setup everything for rv64 to support rv128 executionFrédéric Pétrot
2021-12-20target/riscv: gdb: support vector registers for rv64 & rv32Hsiangkai Wang
2021-10-22target/riscv: Replace riscv_cpu_is_32bit with riscv_cpu_mxlRichard Henderson
2021-10-22target/riscv: Split misa.mxl and misa.extRichard Henderson
2021-06-24target/riscv: gdbstub: Fix dynamic CSR XML generationBin Meng
2021-05-11target/riscv: Use RISCVException enum for CSR accessAlistair Francis
2021-01-16target/riscv: Generate the GDB XML file for CSR registers dynamicallyBin Meng
2020-03-17gdbstub: extend GByteArray to read register helpersAlex Bennée
2020-02-27target/riscv: Add the Hypervisor CSRs to CPUStateAlistair Francis
2020-02-10riscv: Separate FPU register size from core register size in gdbstub [v2]Keith Packard
2019-10-28target/riscv: Make the priv register writable by GDBJonathan Behrens
2019-10-28target/riscv: Expose "priv" register for GDB for readsJonathan Behrens
2019-10-28target/riscv: Tell gdbstub the correct number of CSRsJonathan Behrens
2019-09-17gdbstub: riscv: fix the fflags registersKONRAD Frederic
2019-06-12Include qemu-common.h exactly where neededMarkus Armbruster
2019-03-19RISC-V: Add hooks to use the gdb xml files.Jim Wilson
2019-01-08RISC-V: Implement modular CSR helper interfaceMichael Clark
2018-03-07RISC-V GDB StubMichael Clark