index
:
slackcoder/qemu
master
QEMU is a generic and open source machine & userspace emulator and virtualizer
Mirror
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
/
openrisc
Age
Commit message (
Expand
)
Author
2020-03-19
Merge remote-tracking branch 'remotes/ehabkost/tags/x86-and-machine-pull-requ...
Peter Maydell
2020-03-17
cpu: Use DeviceClass reset instead of a special CPUClass reset
Peter Maydell
2020-03-17
gdbstub: extend GByteArray to read register helpers
Alex Bennée
2020-01-24
cpu: Use cpu_class_set_parent_reset()
Greg Kurz
2020-01-17
Merge remote-tracking branch 'remotes/rth/tags/pull-or1k-20200116' into staging
Peter Maydell
2020-01-16
target/openrisc: Fix FPCSR mask to allow setting DZF
Stafford Horne
2020-01-15
tcg: Search includes from the project root source directory
Philippe Mathieu-Daudé
2019-10-28
target/openrisc: fetch code with translator_ld
Emilio G. Cota
2019-09-04
target/openrisc: Update cpu "any" to v1.3
Richard Henderson
2019-09-04
target/openrisc: Implement l.adrp
Richard Henderson
2019-09-04
target/openrisc: Implement move to/from FPCSR
Richard Henderson
2019-09-04
target/openrisc: Implement unordered fp comparisons
Richard Henderson
2019-09-04
target/openrisc: Add support for ORFPX64A32
Richard Henderson
2019-09-04
target/openrisc: Check CPUCFG_OF32S for float insns
Richard Henderson
2019-09-04
target/openrisc: Fix lf.ftoi.s
Richard Henderson
2019-09-04
target/openrisc: Add VR2 and AVR special processor registers
Richard Henderson
2019-09-04
target/openrisc: Move VR, UPR, DMMCFGR, IMMCFGR to cpu init
Richard Henderson
2019-09-04
target/openrisc: Make VR and PPC read-only
Richard Henderson
2019-09-04
target/openrisc: Cache R0 in DisasContext
Richard Henderson
2019-09-04
target/openrisc: Replace cpu register array with a function
Richard Henderson
2019-09-04
target/openrisc: Add DisasContext parameter to check_r0_write
Richard Henderson
2019-09-03
tcg: TCGMemOp is now accelerator independent MemOp
Tony Nguyen
2019-08-21
hw/core: Move cpu.c, cpu.h from qom/ to hw/core/
Markus Armbruster
2019-08-16
Include hw/boards.h a bit less
Markus Armbruster
2019-08-16
Include hw/hw.h exactly where needed
Markus Armbruster
2019-08-16
migration: Move the VMStateDescription typedef to typedefs.h
Markus Armbruster
2019-07-05
general: Replace global smp variables with smp machine properties
Like Xu
2019-06-12
Include qemu-common.h exactly where needed
Markus Armbruster
2019-06-10
cpu: Remove CPU_COMMON
Richard Henderson
2019-06-10
cpu: Introduce CPUNegativeOffsetState
Richard Henderson
2019-06-10
cpu: Introduce cpu_set_cpustate_pointers
Richard Henderson
2019-06-10
cpu: Move ENV_OFFSET to exec/gen-icount.h
Richard Henderson
2019-06-10
target/openrisc: Use env_cpu, env_archcpu
Richard Henderson
2019-06-10
cpu: Replace ENV_GET_CPU with env_cpu
Richard Henderson
2019-06-10
cpu: Define ArchCPU
Richard Henderson
2019-06-10
cpu: Define CPUArchState with typedef
Richard Henderson
2019-06-10
tcg: Split out target/arch/cpu-param.h
Richard Henderson
2019-05-10
tcg: Use CPUClass::tlb_fill in cputlb.c
Richard Henderson
2019-05-10
target/openrisc: Convert to CPUClass::tlb_fill
Richard Henderson
2019-05-08
target/openrisc: Fix LGPL information in the file headers
Thomas Huth
2019-04-24
tcg: Hoist max_insns computation to tb_gen_code
Richard Henderson
2019-04-18
disas: Rename include/disas/bfd.h back to include/disas/dis-asm.h
Markus Armbruster
2019-04-18
qom/cpu: Simplify how CPUClass:cpu_dump_state() prints
Markus Armbruster
2019-04-18
target: Simplify how the TARGET_cpu_list() print
Markus Armbruster
2019-01-30
target/openrisc: Fix LGPL version number
Thomas Huth
2018-11-27
vmstate: constify VMStateField
Marc-André Lureau
2018-10-31
decodetree: Remove "insn" argument from trans_* expanders
Richard Henderson
2018-07-03
target/openrisc: Fix writes to interrupt mask register
Stafford Horne
2018-07-03
target/openrisc: Fix delay slot exception flag to match spec
Stafford Horne
2018-07-03
linux-user: Implement signals for openrisc
Richard Henderson
[next]