Age | Commit message (Expand) | Author |
2018-03-19 | cpu: get rid of unused cpu_init() defines | Igor Mammedov |
2018-03-19 | cpu: add CPU_RESOLVING_TYPE macro | Igor Mammedov |
2018-02-05 | qdev: use device_class_set_parent_realize/unrealize/reset() | Philippe Mathieu-Daudé |
2018-01-25 | accel/tcg: add size paremeter in tlb_fill() | Laurent Vivier |
2018-01-16 | mips: Tweak location of ';' in macros | Eric Blake |
2017-12-29 | tcg: Remove TCGV_UNUSED* and TCGV_IS_UNUSED* | Richard Henderson |
2017-10-30 | Merge remote-tracking branch 'remotes/ehabkost/tags/x86-and-machine-pull-requ... | Peter Maydell |
2017-10-27 | mips: malta/boston: replace cpu_model with cpu_type | Igor Mammedov |
2017-10-27 | Merge remote-tracking branch 'remotes/rth/tags/pull-dis-20171026' into staging | Peter Maydell |
2017-10-26 | tcg: Avoid setting tcg_initialize if !CONFIG_TCG | Richard Henderson |
2017-10-25 | disas: Remove unused flags arguments | Richard Henderson |
2017-10-24 | tcg: Initialize cpu_env generically | Richard Henderson |
2017-10-24 | tcg: define tcg_init_ctx and make tcg_ctx a pointer | Emilio G. Cota |
2017-10-24 | tcg: convert tb->cflags reads to tb_cflags(tb) | Emilio G. Cota |
2017-10-24 | qom: Introduce CPUClass.tcg_initialize | Richard Henderson |
2017-10-16 | linux-user: Tidy and enforce reserved_va initialization | Richard Henderson |
2017-10-10 | tcg: remove addr argument from lookup_tb_ptr | Emilio G. Cota |
2017-10-09 | qom/cpu: move cpu_model null check to cpu_class_by_name() | Philippe Mathieu-Daudé |
2017-09-21 | mips: Improve macro parenthesization | Eric Blake |
2017-09-21 | mips: replace cpu_mips_init() with cpu_generic_init() | Igor Mammedov |
2017-09-21 | mips: MIPSCPU model subclasses | Igor Mammedov |
2017-09-21 | mips: call cpu_mips_realize_env() from mips_cpu_realizefn() | Philippe Mathieu-Daudé |
2017-09-21 | mips: split cpu_mips_realize_env() out of cpu_mips_init() | Philippe Mathieu-Daudé |
2017-09-21 | mips: introduce internal.h and cleanup cpu.h | Philippe Mathieu-Daudé |
2017-09-21 | mips: move hw/mips/cputimer.c to target/mips/ | Philippe Mathieu-Daudé |
2017-09-19 | target/mips: Convert VM clock update prints to warn_report | Alistair Francis |
2017-09-19 | Convert single line fprintf(.../n) to warn_report() | Alistair Francis |
2017-08-02 | target/mips: Fix RDHWR CC with icount | James Hogan |
2017-08-02 | target/mips: Drop redundant gen_io_start/stop() | James Hogan |
2017-08-02 | target/mips: Use BS_EXCP where interrupts are expected | James Hogan |
2017-08-02 | target-mips: apply CP0.PageMask before writing into TLB entry | Leon Alrae |
2017-08-02 | mips: Add KVM T&E segment support for TCG | James Hogan |
2017-08-02 | mips: Improve segment defs for KVM T&E guests | James Hogan |
2017-08-02 | target-mips: Don't stop on [d]mtc0 DESAVE/KScratch | James Hogan |
2017-07-31 | docs: fix broken paths to docs/devel/tracing.txt | Philippe Mathieu-Daudé |
2017-07-21 | target/mips: Enable CP0_EBase.WG on MIPS64 CPUs | James Hogan |
2017-07-21 | target/mips: Add EVA support to P5600 | James Hogan |
2017-07-20 | target/mips: Implement segmentation control | James Hogan |
2017-07-20 | target/mips: Add segmentation control registers | James Hogan |
2017-07-20 | target/mips: Add an MMU mode for ERL | James Hogan |
2017-07-20 | target/mips: Abstract mmu_idx from hflags | James Hogan |
2017-07-20 | target/mips: Check memory permissions with mem_idx | James Hogan |
2017-07-20 | target/mips: Decode microMIPS EVA load & store instructions | James Hogan |
2017-07-20 | target/mips: Decode MIPS32 EVA load & store instructions | James Hogan |
2017-07-20 | target/mips: Prepare loads/stores for EVA | James Hogan |
2017-07-20 | target/mips: Add CP0_Ebase.WG (write gate) support | James Hogan |
2017-07-20 | target/mips: Weaken TLB flush on UX,SX,KX,ASID changes | James Hogan |
2017-07-20 | target/mips: Fix TLBWI shadow flush for EHINV,XI,RI | James Hogan |
2017-07-20 | target/mips: Fix MIPS64 MFC0 UserLocal on BE host | James Hogan |
2017-07-19 | tcg: Pass generic CPUState to gen_intermediate_code() | Lluís Vilanova |