Age | Commit message (Expand) | Author |
2008-06-09 | Switch remaining CP0 instructions to TCG or helper functions. | ths |
2008-06-08 | Register helper functions. | ths |
2008-06-05 | Free constant temporaries. | ths |
2008-06-04 | Explicitly free temporaries. | ths |
2008-06-04 | Remove the temporaries cache of the MIPS target. | ths |
2008-06-04 | Fix pointer calculation for MIPS64 targets. | ths |
2008-06-04 | Delete duplicate code. | ths |
2008-06-02 | Fix type mismatch. | ths |
2008-06-02 | Fix argument order. | ths |
2008-06-02 | Proper sign extensions for 32-bit divisions, spotted by Richard Sandiford. | ths |
2008-05-30 | Fix for 32-bit MIPS. | ths |
2008-05-29 | Avoid qemu SIGFPE for MIPS DIV, by Richard Sandiford. | ths |
2008-05-29 | Fix truncate/extend reversal in MIPS DIV{, U} handling, by Richard Sandiford. | ths |
2008-05-29 | Fix modulus result from MIPS DDIV & avoid overflowing division, | ths |
2008-05-28 | Honour current_tc for MIPS M{T,F}{HI,LO}, by Richard Sandiford. | ths |
2008-05-24 | Fix mov[tf].ps handling for MIPS, by Richard Sandiford. | ths |
2008-05-24 | Un-break MIPS conditional moves, by Richard Sandiford. | ths |
2008-05-24 | Fix ARM conditional branch bug. | pbrook |
2008-05-23 | Swithc some MIPS CP0 accesses to TCG. | ths |
2008-05-23 | Switch MIPS movf/movt to TCG. | ths |
2008-05-22 | Switch MIPS branch handling to TCG, and clean out pointless wrapper | ths |
2008-05-21 | Switch MIPS clo/clz and the condition tests to TCG. | ths |
2008-05-21 | Switch MIPS movn/movz to TCG. | ths |
2008-05-18 | Switch most MIPS logical and arithmetic instructions to TCG. | ths |
2008-05-18 | Fix local register cache handling. | ths |
2008-05-07 | Be more economical with local temporaries. | ths |
2008-05-06 | Convert some MIPS load/store instructions to TCG. | ths |
2008-05-06 | Use TCG for MIPS GPR moves. | ths |
2008-05-06 | Fix MIPS64 branches. Funny how this survived testing. | ths |
2008-05-05 | Really really revert commit r4343 | aurel32 |
2008-05-05 | Really revert commit r4343 | aurel32 |
2008-05-05 | Don't stop translation for mtc0 compare | aurel32 |
2008-05-04 | Simplify mips branch handling. Retire T2 from use. Use TCG for branches. | ths |
2008-04-28 | Factorize code in translate.c | aurel32 |
2008-04-11 | Remove osdep.c/qemu-img code duplication | aurel32 |
2008-02-12 | Make MIPS MT implementation more cache friendly. | ths |
2008-02-01 | use the TCG code generator | bellard |
2007-12-30 | MIPS COP1X (and related) instructions, by Richard Sandiford. | ths |
2007-12-25 | Support for VR5432, and some of its special instructions. Original patch | ths |
2007-12-24 | Update debug code to match new accumulator register layout. | ths |
2007-12-09 | Handle cpu_model in copy_cpu(), by Kirill A. Shutemov. | ths |
2007-11-26 | Micro-optimize back-to-back store-load sequences. | ths |
2007-11-22 | Optimize the conventional move operation. | ths |
2007-11-18 | Fix MIPS64 R2 instructions. | ths |
2007-11-10 | added cpu_model parameter to cpu_init() | bellard |
2007-11-08 | Clean out the N32 macros from target-mips, and introduce MIPS ABI specific | ths |
2007-11-08 | Formatting fix. | ths |
2007-10-28 | Implement missing MIPS supervisor mode bits. | ths |
2007-10-24 | Remove bogus instruction decode. | ths |
2007-10-23 | Use the standard ASE check for MIPS-3D and MT. | ths |