aboutsummaryrefslogtreecommitdiff
path: root/target-mips/translate.c
AgeCommit message (Expand)Author
2007-09-16find -type f | xargs sed -i 's/[\t ]$//g' # on most filesths
2007-09-11Fix tb->size mishandling, by Daniel Jacobowitz.ths
2007-09-06Partial support for 34K multithreading, not functional yet.ths
2007-08-26Disable 64-bit instructions on 32-bit CPU, by Aurelien Jarno.ths
2007-06-26Implement recip1/recip2/rsqrt1/rsqrt2.ths
2007-06-02Check for R2 instructions, and throw RI if we don't emulate R2.ths
2007-06-01Make sure hflags are updated for CP0_Status changes.ths
2007-05-31Simplify code.ths
2007-05-29Don't check the FPU state for each FPU instruction, use hflags toths
2007-05-28Handle PX/UX status flags correctly, by Aurelien Jarno.ths
2007-05-28MIPS64 addressing fixes, by Aurelien Jarno.ths
2007-05-23The 24k wants more watch and srsmap registers.ths
2007-05-23The previous patch to make breakpoints work was a performanceths
2007-05-20Catch more MIPS FPU cornercases, fix addr.ps and mulr.ps instructions.ths
2007-05-20Fix indexed FP load/store instructions.ths
2007-05-19More MIPS 64-bit FPU support.ths
2007-05-19Fix slti/sltiu for MIPS64, by Aurelien Jarno.ths
2007-05-19Fix ldl/ldr implementation, by Aurelien Jarno.ths
2007-05-18- Move FPU exception handling into helper functions, since they are big.ths
2007-05-18Work around the lack of proper handling for self-modifying code.ths
2007-05-13Fix mfc0 and dmtc0 instructions on MIPS64, by Aurelien Jarno.ths
2007-05-13Don't decode CP0 XContext on 32bit MIPS.ths
2007-05-13MIPS TLB style selection at runtime, by Herve Poussineau.ths
2007-05-11Implemented cabs FP instructions, and improve exception handling forths
2007-05-11Another bit of nicer debug output.ths
2007-05-11Implement FP madd/msub, wire up bc1any[24][ft].ths
2007-05-11Improved debug output for the MIPS opcode decoder.ths
2007-05-10Fix for the scd instruction, by Aurelien Jarno.ths
2007-05-09Fix MIPS64 address computation specialcase, by Aurelien Jarno.ths
2007-05-07MIPS 64-bit FPU support, plus some collateral bugfixes in theths
2007-04-25Next attempt to get the lui sign extension right.ths
2007-04-25Fix lui sign extension.ths
2007-04-17Choose number of TLBs at runtime, by Herve Poussineau.ths
2007-04-16Simplify branch likely handling.ths
2007-04-15Don't use T2 for INS, it conflicts with branch delay slot handling.ths
2007-04-15Small code generation optimization.ths
2007-04-14Restart interrupts after an exception.ths
2007-04-11Make SYNCI_Step and CCRes CPU-specific.ths
2007-04-11Throw RI for invalid MFMC0-class instructions. Introduce optionalths
2007-04-11Code formatting fix.ths
2007-04-11More Context/Xcontext fixes. Ifdef some 64bit-only ops, they mayths
2007-04-09Fix CP0_IntCtl handling.ths
2007-04-09Mark watchpoint features as unimplemented.ths
2007-04-09Catch unaligned sc/scd.ths
2007-04-09Fix exception handling cornercase for rdhwr.ths
2007-04-09Remove bogus mtc0 handling.ths
2007-04-07Implement prefx.ths
2007-04-07Set proper BadVAddress value for unaligned instruction fetch.ths
2007-04-07Actually skip over delay slot for a non-taken branch likely.ths
2007-04-06Save state for all CP0 instructions, they may throw a CPU exception.ths