aboutsummaryrefslogtreecommitdiff
path: root/target-mips/translate.c
AgeCommit message (Expand)Author
2007-05-13Don't decode CP0 XContext on 32bit MIPS.ths
2007-05-13MIPS TLB style selection at runtime, by Herve Poussineau.ths
2007-05-11Implemented cabs FP instructions, and improve exception handling forths
2007-05-11Another bit of nicer debug output.ths
2007-05-11Implement FP madd/msub, wire up bc1any[24][ft].ths
2007-05-11Improved debug output for the MIPS opcode decoder.ths
2007-05-10Fix for the scd instruction, by Aurelien Jarno.ths
2007-05-09Fix MIPS64 address computation specialcase, by Aurelien Jarno.ths
2007-05-07MIPS 64-bit FPU support, plus some collateral bugfixes in theths
2007-04-25Next attempt to get the lui sign extension right.ths
2007-04-25Fix lui sign extension.ths
2007-04-17Choose number of TLBs at runtime, by Herve Poussineau.ths
2007-04-16Simplify branch likely handling.ths
2007-04-15Don't use T2 for INS, it conflicts with branch delay slot handling.ths
2007-04-15Small code generation optimization.ths
2007-04-14Restart interrupts after an exception.ths
2007-04-11Make SYNCI_Step and CCRes CPU-specific.ths
2007-04-11Throw RI for invalid MFMC0-class instructions. Introduce optionalths
2007-04-11Code formatting fix.ths
2007-04-11More Context/Xcontext fixes. Ifdef some 64bit-only ops, they mayths
2007-04-09Fix CP0_IntCtl handling.ths
2007-04-09Mark watchpoint features as unimplemented.ths
2007-04-09Catch unaligned sc/scd.ths
2007-04-09Fix exception handling cornercase for rdhwr.ths
2007-04-09Remove bogus mtc0 handling.ths
2007-04-07Implement prefx.ths
2007-04-07Set proper BadVAddress value for unaligned instruction fetch.ths
2007-04-07Actually skip over delay slot for a non-taken branch likely.ths
2007-04-06Save state for all CP0 instructions, they may throw a CPU exception.ths
2007-04-05fix branch delay slot cornercases.ths
2007-04-05Fix rotr immediate ops, mask shift/rotate arguments to their allowedths
2007-04-05Fix RDHWR handling. Code formatting. Don't use *_direct versions to raiseths
2007-04-04Fix code formatting.ths
2007-04-02MIPS32R2 needs RDPGPR/WRPGPR instructions even when no shadow registersths
2007-04-01Actually enable 64bit configuration.ths
2007-03-30Sanitize mips exception handling.ths
2007-03-23Fix enough FPU/R2 support to get 24Kf going.ths
2007-03-21Move mips CPU specific initialization to translate_init.c.ths
2007-03-19Barf on branches/jumps in branch delay slots. Spotted by Stefan Weil.ths
2007-03-19Define gen_intermediate_code_internal as "static inline".ths
2007-03-18MIPS -cpu selection support, by Herve Poussineau.ths
2007-03-02MIPS Userland TLS register emulation, by Daniel Jacobowitz.ths
2007-02-28MIPS FPU dynamic activation, part 1, by Herve Poussineau.ths
2007-02-27Fix mips FPU emulation, 32 bit data types are allowed to use odd registers.ths
2007-02-20Replace TLSZ with TARGET_FMT_lx.ths
2007-01-24EBase is limited to KSEG0/KSEG1 even on 64bit CPUs.ths
2007-01-23Implementing dmfc/dmtc.ths
2006-12-21Scrap SIGN_EXTEND32.ths
2006-12-21Preliminiary MIPS64 support, disabled by default due to performance impact.ths
2006-12-16Fix erraneous fallthrough in MIPS trap implementation, thanks Atsushi Nemoto.ths