index
:
slackcoder/qemu
master
QEMU is a generic and open source machine & userspace emulator and virtualizer
Mirror
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-arm
Age
Commit message (
Expand
)
Author
2015-09-11
tlb: Add "ifetch" argument to cpu_mmu_index()
Benjamin Herrenschmidt
2015-09-11
typofixes - v4
Veres Lajos
2015-09-11
maint: remove / fix many doubled words
Daniel P. Berrange
2015-09-08
target-arm: Add AArch64 access to PAR_EL1
Edgar E. Iglesias
2015-09-08
target-arm: Correct opc1 for AT_S12Exx
Edgar E. Iglesias
2015-09-08
target-arm: Log the target EL when taking exceptions
Edgar E. Iglesias
2015-09-08
target-arm: Fix default_exception_el() function for the case when EL3 is not ...
Sergey Sorokin
2015-09-07
target-arm: Refactor CPU affinity handling
Pavel Fedin
2015-09-07
target-arm: Fix arm_excp_unmasked() function
Sergey Sorokin
2015-09-07
target-arm: Fix AArch32:AArch64 general-purpose register mapping
Sergey Sorokin
2015-09-07
arm: Remove hw_error() usages.
Peter Crosthwaite
2015-09-07
arm: cpu: assert() on no-EL2 virt IRQ error condition.
Peter Crosthwaite
2015-09-07
target-arm: Wire up HLT 0xf000 as the A64 semihosting instruction
Peter Maydell
2015-09-07
target-arm/arm-semi.c: SYS_EXIT on A64 takes a parameter block
Peter Maydell
2015-09-07
target-arm/arm-semi.c: Implement A64 specific SyncCacheRange call
Peter Maydell
2015-09-07
target-arm/arm-semi.c: Support widening APIs to 64 bits
Peter Maydell
2015-09-07
target-arm/arm-semi.c: Factor out repeated 'return env->regs[0]'
Peter Maydell
2015-09-07
target-arm: Improve semihosting debug prints
Christopher Covington
2015-09-07
target-arm/arm-semi.c: Fix broken SYS_WRITE0 via gdb
Peter Maydell
2015-08-25
target-arm: Implement AArch64 TLBI operations on IPAs
Peter Maydell
2015-08-25
target-arm: Implement missing EL3 TLB invalidate operations
Peter Maydell
2015-08-25
target-arm: Implement missing EL2 TLBI operations
Peter Maydell
2015-08-25
target-arm: Restrict AArch64 TLB flushes to the MMU indexes they must touch
Peter Maydell
2015-08-25
target-arm: Move TLBI ALLE1/ALLE1IS definitions into numeric order
Peter Maydell
2015-08-25
target-arm: Implement AArch32 ATS1H* operations
Peter Maydell
2015-08-25
target-arm: Enable the AArch32 ATS12NSO ops
Peter Maydell
2015-08-25
target-arm: Add CP_ACCESS_TRAP_UNCATEGORIZED_EL2, 3
Peter Maydell
2015-08-25
target-arm: Wire up AArch64 EL2 and EL3 address translation ops
Peter Maydell
2015-08-25
target-arm: there is no TTBR1 for 32-bit EL2 stage 1 translations
Peter Maydell
2015-08-25
target-arm: Implement missing ACTLR registers
Peter Maydell
2015-08-25
target-arm: Implement missing AFSR registers
Peter Maydell
2015-08-25
target-arm: Implement missing AMAIR registers
Peter Maydell
2015-08-25
target-arm: Add missing MAIR_EL3 and TPIDR_EL3 registers
Peter Maydell
2015-08-24
tcg: Remove tcg_gen_trunc_i64_i32
Richard Henderson
2015-08-13
target-arm: Add AArch32 banked register access to secure physical timer
Peter Maydell
2015-08-13
target-arm: Add the AArch64 view of the Secure physical timer
Peter Maydell
2015-08-13
target-arm: Add debug check for mismatched cpreg resets
Peter Maydell
2015-08-13
Introduce gic_class_name() instead of repeating condition
Pavel Fedin
2015-08-13
target-arm: Add the Hypervisor timer
Edgar E. Iglesias
2015-08-13
target-arm: Pass timeridx as argument to various timer functions
Edgar E. Iglesias
2015-08-13
target-arm: Rename and move gt_cnt_reset
Edgar E. Iglesias
2015-08-13
target-arm: Add CNTHCTL_EL2
Edgar E. Iglesias
2015-08-13
target-arm: Add CNTVOFF_EL2
Edgar E. Iglesias
2015-07-21
target-arm: kvm: Differentiate registers based on write-back levels
Christoffer Dall
2015-07-15
target-arm: Fix broken SCTLR_EL3 reset
Peter Maydell
2015-07-09
disas: arm: QOMify target specific disas setup
Peter Crosthwaite
2015-07-09
cpu-exec: Purge all uses of ENV_GET_CPU()
Peter Crosthwaite
2015-07-09
cpu: Change cpu_exec_init() arg to cpu, not env
Peter Crosthwaite
2015-07-09
cpu: Add Error argument to cpu_exec_init()
Bharata B Rao
2015-07-07
crypto: move built-in AES implementation into crypto/
Daniel P. Berrange
[next]