index
:
slackcoder/qemu
master
QEMU is a generic and open source machine & userspace emulator and virtualizer
Mirror
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-arm
Age
Commit message (
Expand
)
Author
2014-12-11
target-arm: make PAR banked
Fabian Aggeler
2014-12-11
target-arm: make IFAR/DFAR banked
Fabian Aggeler
2014-12-11
target-arm: make DFSR banked
Fabian Aggeler
2014-12-11
target-arm: make IFSR banked
Fabian Aggeler
2014-12-11
target-arm: make DACR banked
Fabian Aggeler
2014-12-11
target-arm: make TTBCR banked
Fabian Aggeler
2014-12-11
target-arm: make TTBR0/1 banked
Fabian Aggeler
2014-12-11
target-arm: make CSSELR banked
Fabian Aggeler
2014-12-11
target-arm: respect SCR.FW, SCR.AW and SCTLR.NMFI
Fabian Aggeler
2014-12-11
target-arm: add SCTLR_EL3 and make SCTLR banked
Fabian Aggeler
2014-12-11
target-arm: add MVBAR support
Fabian Aggeler
2014-12-11
target-arm: add SDER definition
Greg Bellows
2014-12-11
target-arm: add NSACR register
Fabian Aggeler
2014-12-11
target-arm: implement IRQ/FIQ routing to Monitor mode
Fabian Aggeler
2014-12-11
target-arm: move AArch32 SCR into security reglist
Fabian Aggeler
2014-12-11
target-arm: insert AArch32 cpregs twice into hashtable
Fabian Aggeler
2014-12-11
target-arm: add secure state bit to CPREG hash
Peter Maydell
2014-12-11
target-arm: add CPREG secure state support
Fabian Aggeler
2014-12-11
target-arm: add non-secure Translation Block flag
Sergey Fedorov
2014-12-11
target-arm: add banked register accessors
Fabian Aggeler
2014-12-11
target-arm: add async excp target_el function
Greg Bellows
2014-12-11
target-arm: extend async excp masking
Greg Bellows
2014-12-11
Pass semihosting exit code back to system.
Liviu Ionescu
2014-11-17
target-arm: handle address translations that start at level 3
Peter Maydell
2014-11-04
target-arm: Correct condition for taking VIRQ and VFIQ
Peter Maydell
2014-11-04
target-arm: Separate out M profile cpu_exec_interrupt handling
Peter Maydell
2014-11-04
target-arm/translate.c: Don't pass CPUARMState * to disas_arm_insn()
Peter Maydell
2014-11-04
target-arm/translate.c: Don't pass CPUARMState around in the decoder
Peter Maydell
2014-11-04
target-arm/translate.c: Don't use IS_M()
Peter Maydell
2014-11-04
target-arm/translate.c: Use arm_dc_feature() rather than arm_feature()
Peter Maydell
2014-11-04
target-arm/translate.c: Use arm_dc_feature() in ENABLE_ARCH_ macros
Peter Maydell
2014-11-02
target-arm: A64: remove redundant store
Alex Bennée
2014-10-24
target-arm: A32: Emulate the SMC instruction
Fabian Aggeler
2014-10-24
target-arm: make arm_current_el() return EL3
Fabian Aggeler
2014-10-24
target-arm: rename arm_current_pl to arm_current_el
Greg Bellows
2014-10-24
target-arm: reject switching to monitor mode
Sergey Fedorov
2014-10-24
target-arm: add arm_is_secure() function
Fabian Aggeler
2014-10-24
target-arm: increase arrays of registers R13 & R14
Fabian Aggeler
2014-10-24
target-arm: correctly UNDEF writes to FPINST/FPINST2 from EL0
Peter Maydell
2014-10-24
target-arm: Report a valid L1Ip field in CTR_EL0 for CPU type "any"
Peter Maydell
2014-10-24
target-arm: Correct sense of the DCZID DZP bit
Peter Maydell
2014-10-24
target-arm: add emulation of PSCI calls for system emulation
Rob Herring
2014-10-24
target-arm: Add support for A32 and T32 HVC and SMC insns
Peter Maydell
2014-10-24
target-arm: Handle SMC/HVC undef-if-no-ELx in pre_* helpers
Peter Maydell
2014-10-24
target-arm: add missing PSCI constants needed for PSCI emulation
Ard Biesheuvel
2014-10-24
target-arm: do not set do_interrupt handlers for ARM and AArch64 user modes
Rob Herring
2014-10-24
target-arm: add powered off cpu state
Rob Herring
2014-10-06
gdbstub: Allow target CPUs to specify watchpoint STOP_BEFORE_ACCESS flag
Peter Maydell
2014-09-29
target-arm: Add support for VIRQ and VFIQ
Edgar E. Iglesias
2014-09-29
target-arm: Add IRQ and FIQ routing to EL2 and 3
Edgar E. Iglesias
[prev]
[next]