index
:
slackcoder/qemu
master
QEMU is a generic and open source machine & userspace emulator and virtualizer
Mirror
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-arm
/
cpu.h
Age
Commit message (
Expand
)
Author
2014-10-24
target-arm: add emulation of PSCI calls for system emulation
Rob Herring
2014-09-29
target-arm: Add support for VIRQ and VFIQ
Edgar E. Iglesias
2014-09-29
target-arm: Add IRQ and FIQ routing to EL2 and 3
Edgar E. Iglesias
2014-09-29
target-arm: A64: Emulate the SMC insn
Edgar E. Iglesias
2014-09-29
target-arm: Add a Hypervisor Trap exception type
Edgar E. Iglesias
2014-09-29
target-arm: A64: Emulate the HVC insn
Edgar E. Iglesias
2014-09-29
target-arm: Don't take interrupts targeting lower ELs
Edgar E. Iglesias
2014-09-29
target-arm: Break out exception masking to a separate func
Edgar E. Iglesias
2014-09-29
target-arm: A64: Refactor aarch64_cpu_do_interrupt
Edgar E. Iglesias
2014-09-29
target-arm: Add SCR_EL3
Edgar E. Iglesias
2014-09-29
target-arm: Add HCR_EL2
Edgar E. Iglesias
2014-09-29
target-arm: Don't handle c15_cpar changes via tb_flush()
Peter Maydell
2014-09-29
target-arm: Implement setting guest breakpoints
Peter Maydell
2014-09-12
target-arm: Implement setting of watchpoints
Peter Maydell
2014-08-29
target-arm: Implement pmccntr_sync function
Alistair Francis
2014-08-29
target-arm: Implement PMCCNTR_EL0 and related registers
Alistair Francis
2014-08-29
target-arm: Make the ARM PMCCNTR register 64-bit
Alistair Francis
2014-08-29
target-arm: Fix regression that disabled VFP for ARMv5 CPUs
Peter Maydell
2014-08-19
target-arm: Implement ARMv8 single-stepping for AArch32 code
Peter Maydell
2014-08-19
target-arm: Implement ARMv8 single-step handling for A64 code
Peter Maydell
2014-08-19
target-arm: Set PSTATE.SS correctly on exception return from AArch64
Peter Maydell
2014-08-19
target-arm: Don't allow AArch32 to access RES0 CPSR bits
Peter Maydell
2014-08-04
target-arm: Add FAR_EL2 and 3
Edgar E. Iglesias
2014-08-04
target-arm: Add ESR_EL2 and 3
Edgar E. Iglesias
2014-08-04
target-arm: Make far_el1 an array
Edgar E. Iglesias
2014-06-19
target-arm: implement PD0/PD1 bits for TTBCR
Fabian Aggeler
2014-06-09
target-arm: add support for v8 VMULL.P64 instruction
Peter Maydell
2014-06-09
target-arm: add support for v8 SHA1 and SHA256 instructions
Ard Biesheuvel
2014-06-05
target-arm: move arm_*_code to a separate file
Paolo Bonzini
2014-05-27
target-arm: A64: Register VBAR_EL3
Edgar E. Iglesias
2014-05-27
target-arm: A64: Register VBAR_EL2
Edgar E. Iglesias
2014-05-27
target-arm: Add a feature flag for EL3
Edgar E. Iglesias
2014-05-27
target-arm: Add a feature flag for EL2
Edgar E. Iglesias
2014-05-27
target-arm: Add SPSR entries for EL2/HYP and EL3/MON
Edgar E. Iglesias
2014-05-27
target-arm: A64: Add ELR entries for EL2 and 3
Edgar E. Iglesias
2014-05-27
target-arm: A64: Add SP entries for EL2 and 3
Edgar E. Iglesias
2014-05-27
target-arm: c12_vbar -> vbar_el[]
Edgar E. Iglesias
2014-05-27
target-arm: Make esr_el1 an array
Edgar E. Iglesias
2014-05-27
target-arm: Make elr_el1 an array
Edgar E. Iglesias
2014-05-27
target-arm: Use a 1:1 mapping between EL and MMU index
Edgar E. Iglesias
2014-04-17
target-arm: Implement CBAR for Cortex-A57
Peter Maydell
2014-04-17
target-arm: Implement AArch64 address translation operations
Peter Maydell
2014-04-17
target-arm: Implement AArch64 view of CONTEXTIDR
Peter Maydell
2014-04-17
target-arm: Implement ARMv8 MVFR registers
Peter Maydell
2014-04-17
target-arm: Implement AArch64 SPSR_EL1
Peter Maydell
2014-04-17
target-arm: Implement SP_EL0, SP_EL1
Peter Maydell
2014-04-17
target-arm: Add AArch64 ELR_EL1 register.
Peter Maydell
2014-04-17
target-arm: Implement AArch64 views of fault status and data registers
Rob Herring
2014-04-17
target-arm: Use dedicated CPU state fields for ARM946 access bit registers
Peter Maydell
2014-04-17
target-arm: A64: Implement DC ZVA
Peter Maydell
[prev]
[next]