diff options
author | Hervé Poussineau <hpoussin@reactos.org> | 2013-11-04 23:26:17 +0100 |
---|---|---|
committer | Anthony Liguori <aliguori@amazon.com> | 2013-11-21 07:55:54 -0800 |
commit | 54e755588cf1e90f0b1460c4e8e6b6a54b6d3a32 (patch) | |
tree | 5481c6b591b9e8310aac90b6027c8524ac7f3ff8 /target-i386/cpu.c | |
parent | 81f3053b77f7d3a4d9100c425cd8cec99ee7a3d4 (diff) |
mips jazz: do not raise data bus exception when accessing invalid addresses
MIPS Jazz chipset doesn't seem to raise data bus exceptions on invalid accesses.
However, there is no easy way to prevent them. Creating a big memory region
for the whole address space doesn't prevent memory core to directly call
unassigned_mem_read/write which in turn call cpu->do_unassigned_access,
which (for MIPS CPU) raise an data bus exception.
This fixes a MIPS Jazz regression introduced in c658b94f6e8c206c59d02aa6fbac285b86b53d2c.
Signed-off-by: Hervé Poussineau <hpoussin@reactos.org>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Signed-off-by: Hervé Poussineau <hpoussin@reactos.org>
Message-id: 1383603977-7003-1-git-send-email-hpoussin@reactos.org
Signed-off-by: Anthony Liguori <aliguori@amazon.com>
Diffstat (limited to 'target-i386/cpu.c')
0 files changed, 0 insertions, 0 deletions