diff options
author | Peter Maydell <peter.maydell@linaro.org> | 2018-02-15 18:29:37 +0000 |
---|---|---|
committer | Peter Maydell <peter.maydell@linaro.org> | 2018-02-15 18:29:49 +0000 |
commit | 4f2eff36ad2d8f19a63544ff77b572d307c7f5c9 (patch) | |
tree | efe16cc43c73c5d58d8a1172d4dc1c63e84c2d10 /hw/char/bcm2835_aux.c | |
parent | 5a53e2c1dc939fea1af92cc126ee546d8211d412 (diff) |
hw/intc/armv7m_nvic: Fix ICSR PENDNMISET/CLR handling
The PENDNMISET/CLR bits in the ICSR should be RAZ/WI from
NonSecure state if the AIRCR.BFHFNMINS bit is zero. We had
misimplemented this as making the bits RAZ/WI from both
Secure and NonSecure states. Fix this bug by checking
attrs.secure so that Secure code can pend and unpend NMIs.
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20180209165810.6668-3-peter.maydell@linaro.org
Diffstat (limited to 'hw/char/bcm2835_aux.c')
0 files changed, 0 insertions, 0 deletions