diff options
author | Anup Patel <apatel@ventanamicro.com> | 2022-05-11 20:15:22 +0530 |
---|---|---|
committer | Alistair Francis <alistair.francis@wdc.com> | 2022-05-24 10:38:50 +1000 |
commit | 24826da0eeacb27a5da6be764c8e853b2cede25b (patch) | |
tree | a4a76c1553a23335db33ac3bd65d4055af4ce517 /dump | |
parent | c1fbcecb3a97ecce2cde5052319df34ca6bcc988 (diff) |
target/riscv: Fix hstatus.GVA bit setting for traps taken from HS-mode
Currently, QEMU does not set hstatus.GVA bit for traps taken from
HS-mode into HS-mode which breaks the Xvisor nested MMU test suite
on QEMU. This was working previously.
This patch updates riscv_cpu_do_interrupt() to fix the above issue.
Fixes: 86d0c457396b ("target/riscv: Fixup setting GVA")
Signed-off-by: Anup Patel <apatel@ventanamicro.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-Id: <20220511144528.393530-3-apatel@ventanamicro.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'dump')
0 files changed, 0 insertions, 0 deletions