/* * Copyright (c) 2019 Red Hat, Inc. * * This program is free software; you can redistribute it and/or modify it * under the terms and conditions of the GNU General Public License, * version 2 or later, as published by the Free Software Foundation. * * This program is distributed in the hope it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for * more details. * * You should have received a copy of the GNU General Public License along with * this program. If not, see . */ #ifndef HW_I386_X86_H #define HW_I386_X86_H #include "qemu-common.h" #include "exec/hwaddr.h" #include "qemu/notify.h" #include "hw/i386/topology.h" #include "hw/boards.h" #include "hw/nmi.h" #include "hw/isa/isa.h" #include "hw/i386/ioapic.h" #include "qom/object.h" struct X86MachineClass { /*< private >*/ MachineClass parent; /*< public >*/ /* TSC rate migration: */ bool save_tsc_khz; /* Enables contiguous-apic-ID mode */ bool compat_apic_id_mode; }; typedef struct X86MachineClass X86MachineClass; struct X86MachineState { /*< private >*/ MachineState parent; /*< public >*/ /* Pointers to devices and objects: */ ISADevice *rtc; FWCfgState *fw_cfg; qemu_irq *gsi; GMappedFile *initrd_mapped_file; /* RAM information (sizes, addresses, configuration): */ ram_addr_t below_4g_mem_size, above_4g_mem_size; /* CPU and apic information: */ bool apic_xrupt_override; unsigned apic_id_limit; uint16_t boot_cpus; unsigned smp_dies; OnOffAuto smm; OnOffAuto acpi; /* * Address space used by IOAPIC device. All IOAPIC interrupts * will be translated to MSI messages in the address space. */ AddressSpace *ioapic_as; }; typedef struct X86MachineState X86MachineState; #define X86_MACHINE_SMM "smm" #define X86_MACHINE_ACPI "acpi" #define TYPE_X86_MACHINE MACHINE_TYPE_NAME("x86") #define X86_MACHINE(obj) \ OBJECT_CHECK(X86MachineState, (obj), TYPE_X86_MACHINE) #define X86_MACHINE_GET_CLASS(obj) \ OBJECT_GET_CLASS(X86MachineClass, obj, TYPE_X86_MACHINE) #define X86_MACHINE_CLASS(class) \ OBJECT_CLASS_CHECK(X86MachineClass, class, TYPE_X86_MACHINE) void init_topo_info(X86CPUTopoInfo *topo_info, const X86MachineState *x86ms); uint32_t x86_cpu_apic_id_from_index(X86MachineState *pcms, unsigned int cpu_index); void x86_cpu_new(X86MachineState *pcms, int64_t apic_id, Error **errp); void x86_cpus_init(X86MachineState *pcms, int default_cpu_version); CpuInstanceProperties x86_cpu_index_to_props(MachineState *ms, unsigned cpu_index); int64_t x86_get_default_cpu_node_id(const MachineState *ms, int idx); const CPUArchIdList *x86_possible_cpu_arch_ids(MachineState *ms); void x86_bios_rom_init(MemoryRegion *rom_memory, bool isapc_ram_fw); void x86_load_linux(X86MachineState *x86ms, FWCfgState *fw_cfg, int acpi_data_size, bool pvh_enabled, bool linuxboot_dma_enabled); bool x86_machine_is_smm_enabled(X86MachineState *x86ms); bool x86_machine_is_acpi_enabled(X86MachineState *x86ms); /* Global System Interrupts */ #define GSI_NUM_PINS IOAPIC_NUM_PINS typedef struct GSIState { qemu_irq i8259_irq[ISA_NUM_IRQS]; qemu_irq ioapic_irq[IOAPIC_NUM_PINS]; } GSIState; qemu_irq x86_allocate_cpu_irq(void); void gsi_handler(void *opaque, int n, int level); void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name); /* hpet.c */ extern int no_hpet; #endif